ARMADILLO PRODUCT SPECIFICATIONS #### TRACKS #### 08/24/82 - \* First started from LCP H/W specs. 8/29/82 - \* Continued update effort. 09/09/82 - \* Continued update effort. 09/10/82 - \* Continued update effort. 10/26/82 - \* Updated SRAM, ROM, C/M ROM, mapper, and CRU paragraphs. 10/27/82 - \* Continued update as of yesterday. 10/28/82 - \* Continued update as of yesterday. i0/29/82 - \* Continued update as of yesterday. 01/20/83 - \* Continued general update. 01/24/83 - \* Continued general update. 02/04/83 - \* Continued general update. Updated PAS Memory Map, also. 03/21/83 - \* Continued general update. 05/25/83 - \* Added Command Port Connector pin outs. 06/29/83 - \* Added Command Port Capacitance maximum loading. 07/06/83 - \* Added Command Port power limitations. SCOPE This document describes the functional, environmental, mechanical, quality, and documentation requirements for the TI ARMADILLO Personal Computer. # APPLICABLE DOCUMENTS - \* FCC DUCKET 20780, PART 15, SUBPARTS H AND I - \* MIL STD 461A; 462 METHODS CS01, CS02, CS06, RS01, RS02, RS03 - \* NATIONAL SAFE TRANSIT PRESHIPMENT TEST PROCEDURE - \* GRAS 10237 - \* MIL STD 810B - \* UL STD 114 - \* CSA STD C22.2-154 - \* TEC 380 - \* FILE MANAGEMENT SPECIFICATION - \* LCP Mechanical Drawing Package DWG #000000 - \* 9995 DATA SHEETS - \* 9918A DATA SHEETS - \* SOUND GENERATOR, SN94624 - \* Keyboard Specification DWG# 00000xx ## FUNCTIONAL HARDWARE DESCRIPTION ### 3.1 99/4A SUFTWARE COMPATIBILITY Hardware shall be included to insure that most 99/4A Software will run on the ARMADILLO. Software excluded shall be that base which directly accesses the internal CRU (Keyboard or Joystick) of the 99/4A. It shall not be a condition that BASIC programs execute at the same speed on the ARMADILLO as they do on the 79/4A, but games shall closely approximate the 79/4A speed. Software switching shall be included to remove these restrictions when desirable. # 3.2 TRANSFORMER LOCATION The transformer shall be located external from the ARMADILLO, and shall conform to the "RAT-IN-THE-SNAKE" approach. #### 3.3 POWER SUPPLY LOCATION The Power Supply shall be located inside of the ARMADILLO. It shall supply both +5V and -5V and no +12V as a goal. Currents shall be established by the Electrical Design Team upon design completion. ### 3.4 DESIGN RULES General design guidelines are set forth in the Equipment Group's TTL DESIGNER'S GUIDE. ## 3.5 DESIGN VERIFICATION Propagation delays on each of the first QUAL units shall be carefully measured and compared against calculated design values. Any negative deviations shall be explored until completely understood. These shall drive any design changes necessary. A thermal profile shall be generated to identify and eleminate hot spots. #### 3.6 TESTABILITY COMMENTS Signature Analysis shall be designed in to the ARMADILLO as the primary means for both factory and field testing of digital circuits. The PCC shall define other test philosophies as needed for testing of the transformer, power supply, audio, and video. #### 3.7 TEST PLAN A test plan shall be written after design and debug so as to include test hooks determined necessary or handy during that time. Piece part test plans shall be included in this effort. #### 3.8 PARTS SELECTION Where practical, parts currently existing in the CPG Drawing System shall be used. Any new devices requiring QUAL shall be delivered to QA as quickly as samples are in hand to insure adequate QRA response time. Parts requiring hand stuffing (those that cannot go through the washer are by definition hand stuffed) shall be held to a minimum. #### 3.9 RFI DESIGN CONSIDERATIONS Good Grounding techniques shall be used through out to insure low RFI radiation from this source. Connectors for the Power Supply, Keyboard, and any external peripheral device shall be grounded and filtered as may be required. The entire system shall be enclosed in a conductive enclosure to futher reduce RFI if preliminary RFI scans indicate this to be required. # 3. 10 ROM CHECK BYTES A two byte CRC shall be included in the last two byte locations of every ROM and GROM in the system. These bytes shall be used in system level diagnostics as well as in the initial device testing; thus, test programs may be made device independent. ## 3. ii CPU The CPU shall be a TMS9995 deravitive uP operating at 10.7386 MHz. It shall have no internal RAM, and the CRU Flags (including the Mid Bit Flag) will respond in the new TMS9995 CRU space. #### 3.12 RAM An internal 2Kx8 SRAM shall be provided, and shall be connected directly to the Data and Address bus of the CPU. The SRAM shall respond to one of two locations depending upon the state of the CRU Configuration Bit (CRUS). The Power-Up default base address is >8000, and the alternate base address is >FOOO. See the CRU Memory Configuration Bit paragraph for more details. #### 3.13 ROM A pair of ROMs shall be provided for system use. The first shall be connected directly to the TMS9995 Data and Address buses, and shall be called "ROMO". ROMO shall be based at LAS >0000 if the CRU Configuration Bit is HIGH, and disabled if that bit is LOW. ROMO shall operate on a 2 clock cycke per BYTE period, be organized as 8K x 8 array, and be either psuedo or fully static. The second ROM ("ROMi") shall be located in the PAS, and shall be based at >FFACOO. It shall cycle on a 3 clock cycle per BYTE period as its address shall come from the Mapper. ROM1 shall be a 32K x 8 organization, and shall be divided into three functional sections. The first is a 16K block based at >FFACOO, and the second and third are 8K blocks in the DSR ROM space (>FF4COO). ROM1 may operate as either a psuedo static or fully static # 3.14 COMMAND MODULE ROM CONTROL The Command Module ROM shall respond at a base of >FF6000. #### 3.15 MEMORY MAPPER A Memory Mapper shall be included on the ARMADILLO to map the 16-Bit Logical Address Space (LAS) into a 24-Bit Physical Address Space (PAS). 3.15.1 Organization. The following is a list of Memory Mapper Characteristics. - \* The mapper shall be organized around sixteen (16) 27-8it Base Registers to map the 16 9995 4K BYTE segments into the PAS. The 16 Base Registers shall be selected by the four (4) Most Significant Bits of the 9995 Address Bus. - \* The CRU Address shall be passed unmodified by the Mapper. - \* The Memory Mapper logic shall provide a three (3) Clock cycle per Byte time, and shall hide the first from the outside world (PAS) by suppressing MEMEN\* for the first of the three Clock cycles. - \* MEMEN\* shall be suppressed from the PAS for all LAS mapped devices. Where practical, the devices in the LAS shall access in two (2) Clock cycles. - \* The 16 Base Register array shall be auto loaded from one of eight 64 Byte blocks based at the zero end in the internal SRAM (regardless of where that RAM is based). If the CRU Configuration Bit is HIGH, a MOVE to LAS >8810 shall initiate the transfer. If that bit is LOW, the mapper will respond at >F870. The Power-Up bit condition shall be HIGH. - \* The MSB (Bit OO) of the MSBV of a Mapper Register shall serve as a WRITE Protect Bit. A violation of this feature shall provide an Interrupt, and no WRITE shall occur. - \* Bit O1 in a Mapper Register shall provide an Execute Protect. Execution of code in an Execute Protected LAS 4K block shall produce an Interrupt, and the execution shall be allowed to take place if not pipelined in the TMS9995. - \* Bit O2 in a Mapper Register shall provide READ protection. If a violation of this protect occurs, an Interrupt shall be generated. The READ operation shall be allowed to normally occur. - \* A Mapper generated interrupt shall be cleared by a Status READ of the Mapper response location. The BYTE read shall have the status of the three violation bits formatted just as the protect bit locations were in the Mapper RAM. - \* The Byte storred in the LAS >8810 (CRUS=1) or LAS>F870 (CRUS=0) shall determine the operation as is shown in the table in the following text. - \* The mapper shall modify the TMS9995 DBIN\* and WE\* timing to conform to that of the TMS9900 to facilitate interfacing to 99/4 peripherals. | Byte Value | Function | |---------------------------------------------------------------------------------------|------------------------------------------------------------------------| | signatic stations palointy words, process datable entangle species, sylvation appears | Signal desides states, repaid design analise (single-mission mission). | | 0000 xxx0 | Save Base Reg File in SRAM | | 0000 xxxi | Load Base Reg File from SRAM | xxx is the number of 64 BYTE areas from the base of the SRAM (>40 increments). 3.15.2 MAPPER Definition in SRAM. The MAPPER area in the internal 2K Byte SRAM shall be as follows. | | >8000<br> <br> >803F | | B\ | TO STATE STATE OF THE | 0 | Óá | 5 8 | ndaga anguri 4 | aren desmo-simon | religious devictors | -cortec | the same and the contract of | |-----------------------------------------|--------------------------------------|----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | >8040<br> <br> <br> <br> >807F | 64 | ЭУ | TE,<br>Area | | bа | 5 8 | | | | | sele the selection and the selection | | | <br> >8080<br> <br> <br> >808F | 64 | 8 Y | TE. | | ta | *** **** | | irine sicular polium | THE PARTY OF THE PARTY OF | | January delayer deside pleans separate | | | >80C0<br> <br> <br> <br> <br> >80FF | 64 | ΒV | TE,<br>Area | | ba | s e | eder Highe en | ana canan birak | etako etako b | | eth-199 4/4, eth whites although process | | | <br> >8100<br> <br> <br> >813F | 54 | BY | TE: | | ba | | офон обтом гля | and Argin-epase o | mindry soldine el | | CHURCH MENTS CHETCH CHOCKS TO WA | | | >8140<br>>817F | 64 | | TE,<br>Area | | ba | \$ 6 | THE MINES AND | and the second of o | teeze kuider ke | į | The same of sa | | *************************************** | | 64 | | TE,<br>Area | | ba: | in war | and stronger and | eli-elikular eespas es | ngings digingle nga | | | | Ox dis on-ox | 281C0 | 64 | | TE: | | ba: | | government water | iii (delitar validan ed)<br>Taran edileria validati | inv žinin po | | | | | | | | | | | | | | | | | 3.15.3 Mapper Area Format. The Mapper area in SRAM shall be formatted as follows for the base area. The successive areas shall be formatted identically, but it shall be displaced some integral number of >40 into the SRAM. | Address | Function | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | Species symposium in miles about the species of | which would wished whether the court parties appear | | 2000 | MGBY, REG O | | 2001 | NMSBY, REG O | | >002 | NLSBY, REG O | | >003 | LSBY, REG O | | >004 | MGBY, REG 1 | | >005 | NMSBY, REG 1 | | 2006 | NLSBY, REG 1 | | >007 | LLSBY, RG 1 | | ψ × 4 × | | | >030 | MSBY, REG 15 | | >090 | NMGBY, REG 15 | | >03E | NLSBY, REG 15 | | >03F | LSBY, REG 15 | 3.15.4 Protect bit Format. The format for the Protect bits shall be as follows in the MSBY of the Mapper register. A HIGH Level shall be used to enable the protect feature. ## WXRO GOOD where W = WRITE Protected, X = Execute Protected, and R = READ Protected. Any multiplicity of these bits may be ON in any LAS block. # 3.16 LOGICAL MEMORY MAP The following Memory Map shows the internal organization of the Logical Address Space (LAS) of the ARMADILLO. | THE PROPERTY OF O | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1>0000<br>1 | alts arts obt. on the seculor | | I/O PORT SPACE (CRUS = 0) ()1>1FFF | the stay of streets of | | 1>2000<br> I/O PORT SPACE<br> >7FFF | A SE | | SRAM (CRUS = 1) | | | >8400<br> SOUND CHIP<br> (CRUS = 1)<br> I/O PORT SPACE<br> (CRUS = 0)<br> >840F | And the second s | | 1>8410<br>I VO PORT SPACE<br>I>87FF | | ``` 1>8800 VDP READ (8800=DATA) (BB02=STATUS) (CRUS = 1) I/O PORT SPACE (CRUS=0) 12880F 128810 ! MAPPER SPACE OF REG 1>881F 1 I/O PORT SPACE 1>8BFF 1>8000 VDP WRITE (SCOO=DATA) (BCO2=ADDR) (CRUS = 1) I I/O PORT SPACE (CRUS=0) I>BCOF 128010 I I/O PORT SPACE 1>9000 SPEECH SYNTHESIZER READ CRUS = 1 I/O PORT SPACE (CRUS=0) 1>900F 1>9010 I I/O PORT SPACE 1>93FF ``` | William Service would with the service of the | aur derlain dischemiste Ethios ausges obest-despe asses beses spece-despe ausgen ander scheme-to de asses, oktab asses forter scheme | - | |--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | 1>9400<br>1 SPEEC<br>1<br>1<br>1<br>1>940F | CRUS = 1 I/O PORT SPACE (CRUS=0) | عهاري والمراجعة والمراجعة المراجعة المراجعة المراجعة | | 1>9410<br>1<br>1>97FF | I/O PORT SPACE | Const. Sparry. | | 2)9800<br>2<br>2<br>2<br>2<br>3<br>4<br>4<br>5<br>780F | SYSTEM GROM CHIPS READ OP (9800=DATA) (9802=ADDR) (CRUS = 1) I/O PORT SPACE (CRUS=O) | | | 1>9810<br>1<br>1>98FF | I/O PORT SPACE | | | 1>9C00 | GROM CHIPS WRITE OP (9COO=DATA) (9CO2=ADDR) (CRUS = 1) I/O PORT SPACE (CRUS=O) | 电子电子 医甲基二甲甲基二甲甲基二甲甲基二甲甲基二甲甲基二甲甲基二甲甲基二甲甲基二甲甲基二 | | 1>9C10<br>1<br>1>EFFF | I/O PORT SPACE | de no company | ``` 1>F000 SRAM (CRUS=0) WHO PACE WHEN ARREST WHITE WAS BOOK TO SEE AGES WHEN I/O PORT SPACE (CRUO=1) DF7FF 1>F800 SOUND GENERATOR (CRUS=0) I/O PORT SPACE (CRUS = 1) 1>FBOF 1>F810 VDP CHIP READ OR WRITE (F810=DATA) (FB12=STATUS) (CRUS=0) I/O PORT SPACE (CRUS = 1) 1>F81F DF820 SPEECH SYNTHESIZER : (CRUS=0) I/O PORT SPACE (CRUS = 1) IDF82F 1>F830 SYSTEM GROW CHIPS READ OR WRITE (FB3(=DATA) (F832=ADDR) (CRUS=0) I/O PORT SPACE (CRUS = 1) DEBGE ``` | Militeratus vivajo miristo limino vivado del | dan Tahan dibunt-milini Wilayo yakan 1800-sinda dalah sakab dalah bisa mikan mikan disebebahan milibak endah disebebahan dalah sakab dalah sakab | ngrije ming-i | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | 1>F840 | • | ě | | * | TEXT-TO-SPEECH | è | | ě. | | £ | | TO-ON | GROW CHIPS | * | | | READ OR WRITE | ** | | š<br>Š | (F840=DATA) | 8 | | 4 | (F842=ADDR) | ě | | ş.<br>Ç. | (PTGEN=0) | ê | | ě s | urs spekke kongest ellerske heligens, metros estaturalistist dennist storans efemin seniet, dennist, storans annest storans | ě | | 1677 | I/O PORT SPACE | No. | | ž | (PTGEN=O) | 6.61 | | SEBAF | the the transfer of transf | N .44 616 | | 1,71 5271 | | ¥ | | I N C C C C | ং, প্ৰকাশ পাঢ়াক প্ৰয়োজন কৰাকে। চৰকাশ কোনো প্ৰথমিক কোনো প্ৰয়োধন কৰাকে। আধাৰণ কোনো স্থাপনিক কাৰিব সভাৱে সাংগোচ নামক কৰাক। ব | eres cara | | I)F850 | م. الا بدارية والمائل | - Age 49 | | | -CODE LIBRARY #1 | 46.63 | | \$ | GROM CHIPS | S. Cal | | ŧ | READ OR WRITE | - Ag . Ag | | le de | (F850=DATA) | 10.40 | | ₹<br>6 | (FB52=ADDR) | Š | | £. | (PTGEN=0) | ą. | | \$<br>2 | mik i gangan ngagan dipalihin pamisin i ndagan hatarah danasan dikizar indalizar dipalizar mika i salahili mika salahili kurasili didiliki | ŝ | | 40-04 | I/O PORT SPACE | ş | | 5<br>5 | (PTGEN=1) | 8 8 | | DF85F | (** (********************************** | 4 | | erraar | | å | | 12562 | as, augus agus agus e-s-s senni diberahan meler yanga sirike-dalahan, mpia nipunduna adeba sisun sebih sisun sebih sisun salah | 444 MM | | 12F860 | no antigoriesta tatorio control o tata controlente a colonia del controlente d | ě | | | Y-CODE LIBRARY #2 | ě | | 16 | GROM CHIPS | 100 | | e e | READ OR WRITE | 25 | | 8 | (FB60=DATA) | ž. | | ë<br>V | (F862=ADDR) | 6 | | ŧ. | (PTGEN=0) | | | , | THE SHOUND EXHAUNT CONTROL OF CONTROL SPECIAL | . w. | | i i | I/O PORT SPACE | 4 | | <b>€</b><br><u>≠</u> | (PTGEN=1) | 8 | | (>F86F | | * | | i./r dor | | After other | | officer season court and the bitter officer of a<br>great great great great stages and | ar allanda tangga palahir e-nishin wanasin asigati, salamin sangari najang anggari anggari (-nishi -nashan salami salah) allanga dalami ahada salami da | 1000 desides | | IDF870 | | 8 | | | APPER SPACE OP REG | \$ | | 1>F87F | | 40 | | FOR THE SAME SAME STATE OF THE | re 1904 feltők köz kerk Jadó mad approlato apelé elektrokron – nen élekel lábanyazok éleket ajájáh najasájásá áspot as | an rejeç | | 1>F880 | | N N | | 56<br>58 | I/O PORT SPACE | 99.40 | | OFFEB | | \$ | | Sentenceum work and ordinate two may | D. KINCE TORM NOTE: CHINC STOCK STOCK STOCK LINES TOOKS STOCK STOCK (STOCK AND CONTENTION STOCK | 50 NO 100 NO | | | | | | DFFFC | | * | |------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | \$ | I/O PORT SPACE | 2 | | 75 A | (NMI WS) | * | | DEFED | | 8 | | MORPHONE THE RESIDENCE STATE | diselve reproduction deter deter advancement enter whose determined by the determined diselve and determined experts which | 40 8566 | | OFFEE | | £ | | * | I/O PORT SPACE | 100 | | <b>6</b> | (NMI PC) | ŧ | | DEFFE | | ege day | | PORTER DESIGN | distribution distribution where wears techniques arrive these trains sitted minute states about states arrive arri | hir dipan | #### 3.17 PHYSICAL ADDRESS MEMORY MAP The following Memory Map shows the organization of the ARMADILLO Physical Address Space (PAS). | CHARLES | es sees | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | :>00000<br>! NOT ASSIGNED<br>!>FF5FFF | who the constitue also two | | {>FF6000 | 8 | | : COMMAND MODULE ROM SPACE | ž<br>š | | DEFORE TODOLE NOT STALE | i | | 12FF 7FF F | i | | 1>FFA000 | € | | | ŝ | | e e e e e e e e e e e e e e e e e e e | ě | | DEFDEFF | ŧ | | Millim valver have shall shall not refer to the millim the color of the color organization of the color th | is weller | | I>FFE000 | 8 | | INTERRUPT LEVEL GENGE | ŧ | | 1>FFEOOF | 400.004 | | TRANSPORTER CANA MENTE CREATE | to ener | | (>FFE100 | 100.76 | | NOT ASSIGNED | ě | | See that the first first first | ŧ | | Microphologic reside dender dender dender dender. Solder delder dender angele untere angele untere entere solder entere entere untere entere unter delter dender dender delder delder entere entere untere entere untere entere en | 4 000p | # 3.18 ONBOARD 64K BYTE DRAM A 64K onboard DRAM shall be included. It shall be based at >000000 in the PAS. #### 3.19 INTERNAL DATA BUS CONTROL The control of the Internal Data Bus shall be such that when a given device is mapped out of one LAS area into another LAS area, and another device is not put into the vacated space, that space shall be available through the I/O Port. # 3.20 GROM BUS AND CONTROL BUFFERING The GROM chips shall be isolated from significant load drive requirements, and all signals to the GROMs shall be driven or pulled up such that GROM loading and logic levels are observed. #### 3.21 COMMAND MODULE RESET A definite System RESET shall be generated when a Command Module is plugged in without loading any power supply with a large capacitive load. The RESET shall be generated when the module is plugged in, but not when the module is removed. In addition, there shall be no waiting time between successive PLUG INs to insure that a RESET is generated. #### 3.22 MASTER OSCILLATOR A 10.7386 MHz master oscillator shall be used to feed the TMS7995 and the 9118A VDP chip. The VDP shall be fed with as nearly symmetrical clock as is practical. A means of adjusting the clock frequency to center band color shall be provided. ## 3.23 VDP CONNECTION The VDP shall be mappable to one of two locations depending upon the state of the two CRU Configuration Bits. The Power Up default address shall be >8800 for a READ operation and >8000 for a WRITE operation. The alternate address shall be F810 for both READ and WRITE operations. For more information, see the paragraph on the CRU Configuration Bits. # 3.24 SOUND GENERATOR CONNECTION The Sound Chip shall be logically connected such that it may be WRITTEN to only. The chip shall not be selectable for a READ operation. The Power Up default address of the Sound Chip shall be >8400. It shall respond at >F800 as an alternate base. See the CRU Configuration Bit paragraph for more information. A "1" indicates 99/4, and a "O" the Armadillo. # 3.25 ON BOARD CRU An on board CRU shall be included to comprehend interrupts, the cassette interface, the keyboard interface, and the joystick interface. This CRU shall be based at >0000 with the most significant 9 bits being decoded. 3.25.1 CRU Configuration Bit Definition. The CRU Configuration Bit shall be used to relocate the internal Memory mapped devices as shown in the Memory Map for the Logical Address Space (LAS). 3.25.2 RESET Bit. A SET BIT operation at a CRU Base of >2702 shall cause a Hardware RESET to occur. 3.25.3 CRU Bit Definition. | Disp | 9901 Pin | LCP Function | |------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Count Milletty x | gives deute office visite tables treat street state. | multi- dipade place diplace states funder states about dates depths depths depths about depths depths dipade about | | | INT1* | External Interrupt | | 2 | INT2* | VDP Interrupt | | | INTG* | not used | | 4 | INT4* | not assigned | | | INT5* | If LOW, an Expansion Box is connected. | | | INT6* | Joystick Fire Button | | 7/18 | INT7*/P15 | Keyboard Row Sense (Bottom Row) | | 8/1E | INT8*/P14 | Keyboard Row Sense | | 9/10 | INT9*/P13 | Keyboard Row Sense | | | INTiO*/P12 | Keyboard Row Sense (Top Row) | | B/1B | INT11*/P11 | Input from Cassette (MAG IN) | | | INT12*/P10 | Armadillo ID Bit (tied LOW, 99/4A tied HIGH) | | | INT13*/P9 | Output to Cassette (MAG OUT) | | | INT14*/P8 | Audio Gate | | | INT15*/P7 | Speed Control Bit, 1=SLOW | | 10 | | Encoded Keyboard Column Drive LSB | | | Pi | Encoded Keyboard Column Drive | | 12 | | Encoded Keyboard Column Drive | | 13 | | Encoded Keyboard Column Drive MSB | | | P4 | CRU Configuration Bit (CRUS) | | 15 | | P-Code /Text-to-Speech GROM Library | | | | Enable Bit, O=Enabled (PTGEN) | | 16 | På | Cassette Motor Control | #### 3.26 KEYBOARD Provisions for a 56 position Keyboard shall be made. It shall be organized in a 4 row, 14 column configuration, and there shall be no alternate action switches in the array. The Alpha Lock function shall be implemented in Software. 3.26.1 Keyboard Interface. A CRU based interface shall be included to drive 14 columns, and sense 4 rows. Scanning shall be accomplished with a 4-bit CRU Output which shall be decoded at the Keyboard to obtain drive for 14 columns. A 4-bit CRU Input shall be used to sense the four Keyboard rows. The remaining 2 drive decodes from the 4-bit CRU Output lines shall be used in the Joystick sense. 3.26.2 Keyboard CRU Bit Definition. | Bit Disp | 9901 Function | LCP Function | |----------|---------------|----------------------------| | 10 | PO | Encoded Column Drive LSB | | 11 | P1 | Encoded Column Drive | | 12 | P2 | Encoded Column Drive | | 13 | P3 | Encoded Column Drive MSB | | 07 | INT7*/P15 | Row Sense LSB (Bottom Row) | | 08 | INT8*/P14 | Row Sense | | 09 | INT9*/P13 | Row Sense | | 0a | INT10*/P14 | Row Sense MSB (Top Row) | # 3.27 JOYSTICK INTERFACE The Joystick shall interface directly with the Keyboard logic to obtain a drive line for each Joystick, and four sense lines for the four directions. A separate CRU Input line shall be used to sense the FIRE Button. It shall be possible to use the Joystick Port for bidirectional I/O with the considerations noted in paragraphs for "Software Considerations". 3.27. i Joystick CRU Bit Definition. | to their distriction of the state sta | A developing dilate, solding promised and the second secon | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PO Encode Control Cont | d Keyboard Drive LSB ; d Keyboard Drive > 1110 #1 d Keyboard Drive > 1111 #2 d Keyboard Drive MSB ; ck UP Sense ck LEFT Sense ck RIGHT Sense | | The same of sa | i Encode 2 Encode 3 Encode 73 Encode 77*/P15 Joysti 78*/P14 Joysti 79*/P13 Joysti | # 3.28 CASSETTE INTERFACE A single Cassette interface that is compatible with existing tapes shall be included. Included shall be a READ control, a WRITE control, and a motor control. See the paragraph on CRU Bit definitions for more information. The cassette interface shall be augmented with an Audio Gate, and there shall be no separate Audio In connector. Audio In will be available through the MAG IN jack (as it is on the 99/4A). The MAG IN and MAG OUT signals for the recorder shall be available through minature (3.5 mm) audio jacks. The Cassete Motor Control signal shall be available through a sub-ministure (2.5 mm) audio jack. 3.29 HEXBUS INTERFACE ADD LATER 3.30 SECOND DER SPACE ADD LATER # 3.31 COMMAND PORT DEFINITION The 99/8 Command Module Port shall closely resemble that of the 99/4GI, except that a 16K BYTE primary address space shall be supported. - 3.31.1 Command Module Memory Capabilities. The Command Module shall support both GROM memories as well as Primary Memory space. - 3.31.1.1 GROM Support. The Command Module Port shall support a total of four 5-chip GROM Libraries. There shall be no decode included in the console for unique library chip selects, and it shall be up to the user to provide this logic on the PCB that is to plug into the Command Module Port. - \* Library O shall be that library normally associated with the base system, and shall be accessed at a displacement of >O from the GROM base addresses described in the Logical Address Memory Map paragraph. - \* Library 1 shall be accessed at a displacement of >4 from the GROM base addresses described in the Logical Address Memory Map paragraph. - \* Library 2 shall be accessed at a displacement of >8 from the GROM base addresses described in the Logical Address Memory Map paragraph. - \* Library 3 shall be accessed at a displacement of >C from the GROM base addresses described in the Logical Address Memory Map paragraph. - 3.31.1.2 Command Module Primary Memory. A 16K BYTE Primary Address shall be supported, and it shall be accessed contiguously in the Physical Address Space based at >FF6000. Pseudo Static (Edge Triggered) ROMs shall function correctly when connected to this port. - $3,\,31,\,1,\,3$ Capacitance Loading. No more than $250~\rm pF$ of capacitance loading shall be presented to any of the Command Module Bus signals. - 3.31.1.4 Data Bus Drive Current. A minimum Source current of 200 uA at 2.4V shall be provided by any device driving either the Data Bus or the GROM READV status signal. That device shall also be capable of providing a minimum Sink Current of 1.0 mA at .4V. 3.31.2 Power Provisions. The Command Module Port shall make available to the Command Module no more than 335 ma of +5V current, and no more than 160 ma of -5V current. These levels comprehend GROM Libraries. 3.31.3 Command Module Port Pin Definition. | Fin # | Function | Pin # | Function | |-----------------------------------|--------------------------------------------------|--------------------------------|--------------------------------------------------------| | Milder extensistion invest status | AND SHIEF VINNEY-OF INFO SHIEF BRIDG STAND GOIGE | store harminional eleça sejar; | actions of the states of the states of the separate of | | 1 | Command Mod Reset | 19 | +5V @ 335 ma Max | | Times. | Logic Ground | 20 | Address Bus Bit 08 | | T. | Data Bus Bit 7 | 21 | Active LOW GROM CS | | ą. | Address Bus Bit 02 | 22 | Address Bus Bit 07 | | 5 | Data Bus Bit 6 | 23 | Address Bus Bit 14 | | 6 | | 24 | Address Bus Bit 03 | | 7 | Data Bus Bit 5 | 25 | PDBIN. Data Bus Dir | | 8 | Address Bus Bit 15 | 26 | Address Bus Bit 06 | | 9 | Data Rus Bit 4 | 27 | GROM Clock | | 10 | Address Bus Bit 13 | 28 | Address Bus Bit 05 | | | Data Bus Bit 3 | 29 | -5V @ 160 ma Max | | 12 | Address Bus Bit 12 | 30 | Address Bus Bit 04 | | 43 | Data Bus Bit 2 | 31 | GROM READY Statis | | to de | Address Bus Bit 11 | 32 | PWE*, Memory WRITE ENA | | 15 | Data Bus Bit i | 33 | Logic Ground | | 16 | Address Bus Bit 10 | 34 | Active LOW 16K Memory CS | | 17 | Data Bus Bit O | 35 | Logic Ground | | 18 | Address Bus Bit 09 | 36 | Logic Ground | # 3.32 SOFTWARE CONSIDERATIONS The following is a list of Software requirements that must be obsyed when programming the Armadillo. 3.32.1 Power-Up Software. Power-Up software shall include SBO operations to provide active pull-up on internal CRU control bits. These bits are displaced from >0000 by >14, >15, and >17. Additionally, a CRU bit at >0400 shall be set to ONE to obtain Expansion Box operation for the ARMADILLO. Peripherals that must function at more than one clock speed or on different clock cycle counts shall use these locations for configuration. If we use our heads on this now, we will not screw to the wall the next crew that messes with this system! - 3.32.2 Memory Mapped Device Access. The access of any byte oriented memory mapped device (VDP, Sound Chip, GROM chip) shall be performed in the BYTE mode; i.e., with MOVB instructions. - 3.32.3 GROM Control. Hardware shall be included such that GROM Chip timing shall not be violated. - 3.32.3.1 GROM Initialization. A single DATA READ from the GROM chips is required to initialize the chips for proper operation. A READ operation must be performed to insure that an Address WRITE goes to the proper byte in the Address Counter within the GROM chips. NOTICE ALSO THAT THIS MEANS A DUMMY READ FROM ALL GROM LIBRARIES! - 3.32.4 GROM Accesses. Hardware shall be provided to limit GROM accesses such that there is at least a 5.6 us dead time between successive accesses. It is acceptable for programs to access at CPU speed; Hardware will take the CPU "NOT READY" if the 5.6 us dead time has not expired. - 3.32.5 VDP Accesses. Hardware shall be provided to limit VDP accesses such that there is at least an 8 us dead time between successive accesses. It is acceptable for programs to access at CPU speed: Hardware will take the CPU "NOT READY" if the 8 us dead time has not expired. There shall be no differentiation made between VDP RAM and VDP REGISTER operations for dead time control. - G. 32. 6 Future Communications Through the Joystick Port. It will be necessary to keep an image of the 9901 configuration when the four sense lines (UP, DOWN, RIGHT, LEFT) are configured to be OUTPUTS. The only way to configure to be INPUTs again is to do a S/W RESET of the 9901. Since the Keyboard is not "Split" as it is in the 99/4, it will be necessary to devise some strange protocol to use this port for communications as the keyboard is the only operator interface (of course, there is the Power Switch as well as the External Interrupt). # 3.33 I/O PORT A STATE OF THE PROPERTY A buffered I/O Port shall be included to provide interface with the outside world through a 50-pin connector. - 3.33.1 Data Path. This shall be a TTL driven line that connects to no MOS in the LCP. I/O Port pin assignments for the Data Bus are given in the I/O Port Pin Definition paragraph. - 3.33.2 Address and Status/Control Signals. The Address and Status/Control interface to the outside world shall be as fully buffered as is practical and still meet cost goals. It shall be acceptable to feed the GROM Port with these buffered signals unless that signal feeds a GROM chip (A14 and BDIN both feed GROM chips). | Pin | # Function | Pin | igy-pair awar britainin an | Functio | |-----|------------|-----|----------------------------|---------| | | | | | | | | | | | | | No. | UR5 | 26 | UR5 | | | 2 | RESET* | 27 | GND | | | 3 | EXTINIA | 28 | HOLD* | | | 4 | AS | 29 | A10 | | | 5 | A4 | 30 | Ali | | | 6 | A12 | 31 | A3 | | | 7 | POBIN | 32 | READY | | | 8 | LOAD* | 33 | GND | | | 9 | A13 | 34 | A8 | | | 10 | A7 | 35 | A14 | | | 11 | A15/COUT | 36 | A9 | | | 12 | CRUCLK* | 37 | GND | | | 13 | PH3* | 38 | GND | | | 14 | | 39 | | | | 15 | Ab | 40 | A2 | | | | AO | 41 | A1 | | | 17 | PMEHEN# | 42 | GND | | | 18 | CRUIN | 43 | RDBENA | * | | 19 | 04 | 44 | D7 | | | 20 | DO | 45 | D6 | | | 21 | | 46 | D5 | | | 22 | | 47 | D3 | | | 23 | SCLK | 48 | GND | | | 24 | IAQ/HDA | 49 | AUDIO | IN | | 25 | MSAST* | 50 | GND | | # SYSTEM LEVEL DIAGNOSTICS # 4.1 DIAGNOSTIC PHILOSOPHY There shall be three basic levels of diagnostics to assist in both establishing the integrity of the machine as well as in the repair of the machine. # 4.2 USER ORIENTED DIAGNOSTICS This level of diagnostics is to be simple enough to allow the user to establish the integrity of the machine. It shall include, but not be limited to, such features as Keyboard to Display, Keyboard to Printer option, ROM CRC generation and check, system GROM CRC generation and check, and a full maintence RAM check. This Software shall be contained in a Command Module. # 4.3 POWER-UP DIAGNOSTICS Power up diagnostics shall be run at both power up and Reset. They shall include, but not be limited to, ROM CRC check. System GROM CRC check, and RAM check with a checker board pattern of >55, >AA, >55, >AA, etc. pattern spread through all of the existing RAM in the Mainframe. The Workspace shall be in the internal TMS9995 RAM at this time. This Software shall be contained in the DSR ROM. ### 4.4 MAINTENCE DIAGNOSTICS Maintence diagnostics shall be tailored to Signature Analysis where practical, and shall also include scope sync loops. This paragraph will be detailed at the time when PCB design and debug work has been completed, and test hook locations have been established. This Software shall be contained in a Command Module. - 4.4.1 RAM Testing. RAM testing shall be performed with, but not limited to, the following tests. - \* Alternating i's and O's. - \* Alternating O's and 1's. - \* Walking 1's. - \* Walking O's, - \* Random bit pattern, non repeating on powers of 2, - \* Bootstrap program execution/check. - 4.4.2 ROM Testing. ROM testing shall be limited to generating and checking the CRC stored in the last two bytes of the ROM invloved. - 4.4.3 GROM Testing. GROM tests at the system level shall be preformed just as the ROM tests were. Command Module Port testing shall be an option as these modules may have been manufactured at a date prior to the CRC requirement. - 4.4.4 CPU Testing. A short test to generate a small data base using most 9995 instructions and then checked against the data base stored in the Boot ROM shall be performed. - 4.4.5 VDP and Monitor Testing. Due to the abnormally long access times of the VDP chip, RAM testing shall be limited to a 55, AA, 55, AA, etc. bit pattern. Upon completion of this test, the standard power up screen shall be displayed. - 4.4.6 Sound Testing. Sound chip testing shall be performed by programming several distinctively different sounds at several distinctively different intensities. The intent of this level of testing is to determine relative levels rather than ablolute values. - 4.4.7 Keyboard Testing. The standard "RAKE" test shall be performed on the Keyboard. Testing shall go from left to right starting with the upper most keys, and continuing in a decending rows. 4.4.8 Outboard Device Testing. Where practical, diagnostic programs for any defined peripheral shall be contained in the DSR ROM for that peripheral. # PRODUCTION ELECTRICAL TEST PLAN # 5. 1 COMPONENT LEVEL TESTING All components shall be tested prior to being inserted into PCBs. PEP III parts will be used where available. ## 5.2 PCB BARE ETCH All PCBs will be Bare Etch tested for Opens and Shorts. # 5.3 ASSEMBLED FOR TESTING All PCBs will be tested for Shorts and Opens where possible. In event that there are more points to be tested on the PCB than there are lines available in the test equipment, points for Opens testing shall be judiciously chosen. In addition the PCBs will be functionally tested at the board level. # 5.4 FUNDAMENTAL TEST PHILOSOPHY Signature Analysis shall be designed in to facilitate low TS&R times and low CND situations by providing field test instructions that are the same as those for the factory. ## 5.5 BURN IN Burn In plans will be formed on the basis of information gained from Expansion Box experience. A 96 hr plan will be used regardless of whether Boards or Assembled Units are burned in. 5.5. i Burn In Control. The UNITs in Burn In shall be linked via the Joystick Port to a host machine which will provide functional test result data. 5.5.2 Power Cycling. The UNITs on Burn In shall be Power Cycled to improve reliability. The period shall be established experimentally. ## 5. 6 RUN IN Assuming BOARD Burn In, assembled units shall be run for a period of 4 hours at room temperature while running system level diagnostics and communicating with a host machine for data base checking. Neither operator intervention nor power cycling shall be required during Run In. The UUT shall be linked via Joystick Port to a host machine which shall provide input data and shall check the data base generated by the UUT. # ENVIRONMENTAL REQUIREMENTS #### 6.1 TEMPERATURE - 6.1.1 Storage. The storage temperature range shall be from -40 deg C to +70 deg C. - 6.1.2 Operating. The operating temperature range shall be from $\pm 10$ deg C to $\pm 40$ deg C. #### 6.2 HUMIDITY - 6.2.1 Storage. The maximum storage relative humidity shall be 95% at +50 deg C. - 6.2.2 Operating. The maximum operating relative humidity shall be 85% at +35 deg C. #### 6.3 ALTITUDE - 6.3.1 Storage. The storage altitude range shall be from sea level to $40.000~\rm{ft}.$ - $6.\,3.\,2$ Operating. The operating altitude range shall be from sea level to 15,000 ft. # 6.4 VIBRATION $6.\,4.\,1$ Operating. Sinusoidal vibrations of 0.8g 5-205 Hz for 30 minutes, applied along each of 3 mutually perpendicular axes for one hour. ## **QUALIFICATION** #### 7.1 GENERAL GRA shall provide any special test requirements ASAP, and shall agree with the PCC on a GUAL plan prior to receiving any GUAL units. All preliminary PCB specs, theories of operation, atc. shall be given to GRA for consideration in the test plan if the information is available at the time that GRA can use it. #### 7.2 UNIT REGUIREMENTS - 7.2.1 Type of Units Required for GUAL. The units presented for GUAL shall be production run units, and not custom units built only for GUAL. - 7.2.2 Number of Units Required For QUAL. The number of units presented for QUAL shall be a minimum of 60 units. # 7.3 SCHEDULE TBD upon reciept of the QUAL Plan. # 7.4 PACKING TBD upon reciept of the QUAL Plan. ### 7.5 ENVIRONMENTAL TBD upon reciept of the QUAL Plan. ## 7.6 STORAGE - 7.6. i High Temperature Storage. GRAS 10237 PARA ii. I- $\pm$ 70 deg C; 1000 hours storage at $\pm$ 70 deg C; RH less than or equal to 20%. Power up at room temperature after 168, 500; and 1000 hours. - 7.6.2 Low Temperature Storage. QRAS 10237 Para ii. J $-40 \deg$ C; 1000 hour storage at $-40 \deg$ C, RH less than or equal to 60%. Power up after 168, 500, and 1000 hours. - 7.6.3 High Humidity Storage. QRAS 10237 Para 11.K; 360 hour storage at 50 deg C, RH = 95% +/-2%. Verify operation after room temperature stabilization at 168, and 360 hours. ## 7.7 ELECTROMAGNETIC SUSCEPTIBILITY MIL STD 461. 462 shall be run to verify the immunity of the 99/4 to both conducted and radiated susceptibility. - 7.7. i Conducted Susceptibility. CSO1, CSO2, CSO6. - 7.7.2 Radiated Susceptibility. RSO1, RSO2, RSO3 ### 7.8 INTERMITTANT OPERATION GRAS 10237 Para 11. H; Power cycle one hour ON, one hour OFF for 1000 cycles at 25 deg C. Use three subgroups of two units: operate at 105 VAC, 117 VAC, and 130 VAC respectively. ## 7. 9 TEMPERATURE 7.9.1 Operating. The operating temperature range shall be tested from +10 deg C to +40 deg C. ### 7.10 OPERATING HUMIDITY QRAS 10237 Para 11.L: operate for 168 hours at 35 deg C, RH = 85% +/-2%. ### 7.11 ALTITUDE - 7.11.1 Storage. The storage altitude range shall be from sea level to 40,000 ft. - 7.11.2 Operating. The operating altitude range shall be from sea level to 15,000 ft. #### 7.12 SHOCK - 7.12.1 Transit Drop In Shipping Carton. A packaged unit shall be dropped from a height of one meter on to a concrete floor as follows: one side, bottom, two corners, and two edges of carton. - 7.12.2 Loose Cargo Bounce in Shipping Container. MIL-STD-810B Method 514.2, Procedure XI; para 4.6.12.2.1, 2, 3, 4 except limited to .1 inch double amplitude sinusoidal vibration and 24 Hz shall be used. - 7.12.3 Drop Shock, Unpacked. Six inch drop from all sides with opposite side remaining on drop surface. ### 7.13 VIBRATION 7.13.1 Random Vibration in Shipping Container. MIL STD 810B, Table 514.1-V, Procedure X with 100 random vibration envelope modified as follows: 12 db/octave rise from 20-500 Hz and 24 db/octave fall from 500-20 Hz. QRAS 10237 para 11. D: 30 minutes per plane. 7.13.2 Operating. GRAS, 10237, para 11.A, MIL STD 8108, Method 514-1, Procedure 7 per para 4.5.1.3, Test Curve AY. ## 7.14 OPERATING TEMPERATURE CYCLING QRAS 10237 Para 11. G except temperature shall be $\pm 5$ deg C to $\pm 48$ deg C. Five cycles from +5 deg C to +48 deg C; one hour at temperature extremes, and one hour between temperature excursions at ambient. PIGUALIFICATION) 7.14.1 UL. The ARMADILLO shall be UL qualified as the primary target. UL Std 114 shall be used. 7.14.2 CSA. The ARMADILLO shall be CSA qualified to CSA Std C22.2-154. 7.14.3 VDE. The ARMADILLO shall be qualified to VDE Std 380. 7.14.4 JIS. The ARMADILLO shall be qualified to JIS Std . ## 7.15 STATIC DISCHARGE The LCP shall withstand a static discharge of 20KV to any part of the exterior surface. ### 7.16 EMI SUSCEPTIBILITY ### 7.17 FCC QUALIFICATION The unit shall comply with FCC Docket #20780, Part 15, Subparts H and I. # 7. is INTERMITTENT OPERATION All goals related to operating time shall be calculated on a 50% duty cycle. ## RELIABILITY ## 8.1 MTBF GOAL The MTBF shall be in excess of 20,000 hours. # 8.2 PRODUCT ACCEPTANCE GOALS A 3083 Product Acceptance of i.3 shall be used. ## 8.3 PACK VERIFICATION GOALS A failure rate of . 5% after burn in based on a sample size of 24 per lot shall be used for Pack Verification. ### MAINTAINABILITY ## 9.1 SERVICE GOALS A MTTR of 15 minutes shall be used. ### 9.2 PHYSICAL SERVICE FEATURES To aid in servicing, a single Main Logic PCB with designated test points shall be utilized utilized. ## 9.3 REPAIR CENTER SUPPORT PLAN The PCC is to support the Repair Center with both documentation as well as training seminars. - 9.3.1 TS&R Techniques To Be Used. The PCC shall provide test programs either on disk or in EGROM Command modules to facilitate fault verification and isolation. - 9.3.1.1 Signature Analysis. Signature Analysis generators shall be provided by the PCC to generate the test patterns necessary for the use of Signature Analysis. - 9.3.1.2 Scope Sync Loops. Short test programs shall be furnished by the PCC to sync a scope while exercising a given block of logic. These programs shall be determined during initial PCB debug, and shall be added to as need permits. The PCC shall support this effort as is needed. - 9.3.2 Training By PCC Personnel. The PCC shall provide both PCB Specifications as well as a detailed PCB Theory of operation. A training seminar shall be taught by the PCC, and if the need exists, the session shall be video taped. - 9.3.3 Documentation To Be Furnished. The PCC shall provide the following documentation: - \* A full set of schematics of each PCB in the system, - \* A set of specifications for each PCB in the system, - \* A detailed theory of operation for each PCB in the system, - \* A video tape of the training sessions if deemed necessary. The content of these tapes whall be driven by the first seminars. - 9.3.4 Equipment Required. - \* 50MHz Oscilloscope or faster. - \* HP 5004A Signature Analyser or equivalent. ## PHYSICAL REQUIREMENTS - 10.1 OUTSIDE DIMENSIONS GOALS - 10.1.1 Console Dimensions. The Console dimensional goals are 17"W x 7"H x 10"D. GANDRE, FIX IT! - 10.2 WEIGHT GOALS - 10.2.1 Console Weight. The weight goal of the Console shall be 10 pounds. GANDRE, FIX IT! - 10.3 AC POWER REQUIREMENTS The AC input power shall be no greater than 150 Watts. 10. 4 CASE MATERIALS GANDRE, FIX IT! 10.5 PCB CONFIGURATION The Main Logic Board area allocation shall be 10"x15", and connector locations shall allow two degrees in which to reduce PCB size. The Power Supply PCB area allocation shall be 5"x7". ## PACKING Packing and wrapping shall pass the Shock and Vibration tests as called out in these sections of the Specifications. ## COST REDUCTION PATHS ## 12.1 GENERAL Any piecepart changes for cost reduction shall be approved by GRA Engineering. ### 12.2 LEADLESS CHIP CARRIERS Leadless Chip Carriers shall be investigated for increased circuit density necessary to combine PCBs. ### 12.3 CUSTOM LOGIC/GATE ARRAYS Both Custom Logic and Gate Arrays shall be investigated to futher reduce package count. All design shall comprehend this possibility where practical. ### 12.4 CHIP COMPONENT MOUNTING Chip component mounting shall be explored for use on all of the LCP PCBs, and used where cost effective. ## FCC/PCC INTERFACE ### 13.1 TRAINING The PCC shall provide both PCB Specifications as well as a detailed PCB Theory of operation. A training seminar shall be taught by the PCC, and if the need exists, the session shall be video taped. - 13.1.1 Documentation To Be Furnished. The PCC shall provide the following documentation: - \* A full set of schematics of each PCB in the system, - \* A set of specifications for each PCB in the system, - \* A detailed theory of operation for each PCB in the system; - \* A video tape of the training sessions if deemed necessary. ## 13.2 PRODUCT HAND OFF The product hand off from the PCC to the FCC shall be performed where applicable, to the CALD "Design-To-Production Product Phaseover of 12/27/76. ## UNIT IDENTIFICATION REQUIREMENTS ## 14.1 FCG IDENTIFICATION The system nameplate shall have the assigned FCC ID number and the following note: "Certified to comply with Class B limits, part 15 of FCC rules. See instructions if interference to Radio reception is suspected". ## 14.2 UL/CSA IDENTIFICATION The System nameplate shall have the UL/CSA symbols as well as the appropriate listing numbers. ## 14.3 SERIALIZATION AND DATE CODING Serialization and date coding shall occur on both the Mainframe and its plug in cards. #### **DOCUMENTATION** ### 15.1 USER'S MANUAL Every LCP computer will be shipped with an OPERATOR'S MANUAL which includes service and warranty information. ### 15.2 HARDWARE FUNCTIONAL DESCRIPTION A Hardware Functional Description manual shall be available at an additional cost. This manual shall detail system hardware well enough that new hardware may be designed for the system by personnel not directly associated with the LCP program. In addition, any programming constraints shall be detailed to inform personnel not directly associated with the LCP who may wish to do programming (DSRs for new peripherals, etc). ### 15.3 SITE CODING The site of manufacture shall be identified on the label.